

# System Timer

User's Manual

Multimedia Processor for Mobile Applications EMMA Mobile TM EV2

All information contained in these materials, including products and product specifications, represents information on the product at the time of publication and is subject to change by Renesas Electronics Corp. without notice. Please review the latest information published by Renesas Electronics Corp. through various means, including the Renesas Technology Corp. website (http://www.renesas.com).

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights
  of third parties by or arising from the use of Renesas Electronics products or technical information described in this document.
  No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights
  of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

#### **General Precautions in the Handling of MPU/MCU Products**

The following usage notes are applicable to all MPU/MCU products from Renesas. For detailed usage notes on the products covered by this manual, refer to the relevant sections of the manual. If the descriptions under General Precautions in the Handling of MPU/MCU Products and in the body of the manual differ from each other, the description in the body of the manual takes precedence.

#### 1. Handling of Unused Pins

Handle unused pins in accord with the directions given under Handling of Unused Pins in the manual.

The input pins of CMOS products are generally in the high-impedance state. In operation with unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. Unused pins should be handled as described under Handling of Unused Pins in the manual.

#### 2. Processing at Power-on

The state of the product is undefined at the moment when power is supplied.

The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the moment when power is supplied.
In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the moment when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the moment when power is supplied until the power reaches the level at which resetting has been specified.

#### 3. Prohibition of Access to Reserved Addresses

Access to reserved addresses is prohibited.

The reserved addresses are provided for the possible future expansion of functions. Do not access
these addresses; the correct operation of LSI is not guaranteed if they are accessed.

#### 4. Clock Signals

After applying a reset, only release the reset line after the operating clock signal has become stable. When switching the clock signal during program execution, wait until the target clock signal has stabilized.

— When the clock signal is generated with an external resonator (or from an external oscillator) during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Moreover, when switching to a clock signal produced with an external resonator (or by an external oscillator) while program execution is in progress, wait until the target clock signal is stable.

#### 5. Differences between Products

Before changing from one product to another, i.e. to one with a different part number, confirm that the change will not lead to problems.

— The characteristics of MPU/MCU in the same group but having different part numbers may differ because of the differences in internal memory capacity and layout pattern. When changing to products of different part numbers, implement a system-evaluation test for each of the products.

## How to Use This Manual

#### 1. Purpose and Target Readers

This manual is designed to provide the user with an understanding of the hardware functions and electrical characteristics of the MCU. It is intended for users designing application systems incorporating the MCU. A basic knowledge of electric circuits, logical circuits, and MCUs is necessary in order to use this manual.

The manual comprises an overview of the product; descriptions of the CPU, system control functions, peripheral functions, and electrical characteristics; and usage notes.

Particular attention should be paid to the precautionary notes when using the manual. These notes occur within the body of the text, at the end of each section, and in the Usage Notes section.

The revision history summarizes the locations of revisions and additions. It does not list all revisions. Refer to the text of the manual for details.

The following documents apply to the EMMA Mobile EV2. Make sure to refer to the latest versions of these documents. The newest versions of the documents listed may be obtained from the Renesas Electronics Web site.

| Document<br>Type         | Description                                                                                                                                                           | Document Title                            | Document No.    |
|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|-----------------|
| Data Sheet               | Hardware overview and electrical characteristics                                                                                                                      | EMMA Mobile EV2 Datasheet                 | R19DS0010EJxxxx |
| User's manual<br>(1chip) | Hardware whole specifications (pin assignments, memory maps, peripheral function specifications, electrical characteristics, timing charts) and operation description | EMMA Mobile EV2 User's manual 1chip       | R19UH0036EJxxxx |
| User's manual (module)   | Hardware each macro specifications and operation description.                                                                                                         | EMMA Mobile EV2 User's manual each module | See below       |

| Document Name                       | Document No.    | Document Name                       | Document No.    |
|-------------------------------------|-----------------|-------------------------------------|-----------------|
| 1chip                               | R19UH0036EJxxxx | DMA Controller                      | R19UH0043EJxxxx |
| System Management Unit              | R19UH0037EJxxxx | LP-DDR/DDR2 Controller              | R19UH0039EJxxxx |
| Timer                               | R19UH0054EJxxxx | SD Memory Card Interface            | R19UH0061EJxxxx |
| System Timer (This manual)          | R19UH0055EJxxxx | SDIO Interface                      | R19UH0042EJxxxx |
| HD Video Decoder                    | R19UH0056EJxxxx | CF Card Interface                   | R19UH0062EJxxxx |
| Rotator                             | R19UH0057EJxxxx | Unified Serial Interface            | R19UH0047EJxxxx |
| Resizer                             | R19UH0058EJxxxx | UART interface                      | R19UH0040EJxxxx |
| Image Composer                      | R19UH0038EJxxxx | USB 2.0 Host Controller             | R19UH0045EJxxxx |
| LCD Interface                       | R19UH0044EJxxxx | USB 2.0 Function Controller         | R19UH0034EJxxxx |
| ITU-R BT.656 Interface              | R19UH0059EJxxxx | IIC Interface                       | R19UH0052EJxxxx |
| Digital Terrestrial TV<br>Interface | R19UH0048EJxxxx | General Purpose I/O<br>Interface    | R19UH0041EJxxxx |
| Camera Interface                    | R19UH0060EJxxxx | Pulse Width Modulation<br>Interface | R19UH0063EJxxxx |

<sup>4</sup> digits of end shows the version.

### 2. Notation of Numbers and Symbols

The notation conventions for register names, bit names, numbers, and symbols used in this manual are described below.

#### (1) Register Names, Bit Names, and Pin Names

Registers, bits, and pins are referred to in the text by symbols. The symbol is accompanied by the word "register," "bit," or "pin" to distinguish the three categories.

Examples the PM03 bit in the PM0 register

P3\_5 pin, VCC pin

#### (2) Notation of Numbers

The indication "b" is appended to numeric values given in binary format. However, nothing is appended to the values of single bits. The indication "h" is appended to numeric values given in hexadecimal format. Nothing is appended to numeric values given in decimal format.

Examples Binary: 11b or 11

Hexadecimal: EFA0h

Decimal: 1234

### 3. Register Notation

The symbols and terms used in register diagrams are described below.

#### x.x.x XXX register

This register (XXXXXXX: xxxx\_xxxxh) .....

| 7        | 6 | 5         | 4         | 3     | 2   | 11         | 0           |
|----------|---|-----------|-----------|-------|-----|------------|-------------|
| Reserved |   | CHG_P1_LA | LATCH_P1_ | Reser | ved | CHG_P0_LAT | CHG_P0_LAT_ |
|          |   | Т         | SEL       |       |     |            | SEL         |

| Name           | R/W  | Bit No.     | After Reset | Description                                                   |  |  |  |  |
|----------------|------|-------------|-------------|---------------------------------------------------------------|--|--|--|--|
| LATCH_P2_SEL   | R/W  | 8           | 0           | 0: Use the P2_LAT bit of the P2_POWERSW register in the       |  |  |  |  |
|                |      |             |             | SMU to latch data.                                            |  |  |  |  |
|                |      |             |             | 1: Use the CHG_P2_LAT bit to latch data.                      |  |  |  |  |
| Reserved       | R    | 7:6         | =           | Reserved. If these bits are read, 0 is returned for each bit. |  |  |  |  |
| CHG_P1_LAT     | R/W  | 5           | 1           | 0: Output data as is. 1: Output latched data.                 |  |  |  |  |
| LATCH_P1_SEL   | \R/W | 4           | 0           | 0: Use the P1_LAT bit of the P1_POWERSW register in the       |  |  |  |  |
|                |      |             |             | SMU to latch data.                                            |  |  |  |  |
|                |      |             |             | 1: Use the CHG_P1_LAT bit to latch data.                      |  |  |  |  |
| Reserved       | R    | 3:2         | -           | Reserved. If these bits are read, 0 is returned for each bit. |  |  |  |  |
| CHG_P0_LAT     | R/W  | 1           | 1           | 0: Output data as is. 1: Output latched data.                 |  |  |  |  |
| CHG_P0_LAT_SEL | R/W  | 0           | 0           | 0: Use the P0_LAT bit of the P2_POWERSW register in the       |  |  |  |  |
|                |      | $\setminus$ |             | SMU to latch data.                                            |  |  |  |  |
|                |      |             |             | 1: Use the CHG_P0_LAT bit to latch data.                      |  |  |  |  |
|                |      | *1          |             | *3                                                            |  |  |  |  |

\*1

R/W: Read and Write.

R: Read only.

W: Write only.

-: Nothing is assigned.

\*2

Reserved bit.

Reserved bit. Set to specified value.

\*3

· Nothing is assigned.

Nothing is assigned to the bit. As the bit may be used for future functions, if necessary, set to 0.

· Do not set to a value.

Operation is not guaranteed when a value is set.

· Function varies according to the operating mode.

The function of the bit varies with the peripheral function mode. Refer to the register diagram for information on the individual modes.

## 4. List of Abbreviations and Acronyms

| Abbreviation | Full Form                                    |
|--------------|----------------------------------------------|
| ACIA         | Asynchronous Communication Interface Adapter |
| bps          | bits per second                              |
| CRC          | Cyclic Redundancy Check                      |
| DMA          | Direct Memory Access                         |
| DMAC         | Direct Memory Access Controller              |
| GSM          | Global System for Mobile Communications      |
| Hi-Z         | High Impedance                               |
| IEBus        | Inter Equipment Bus                          |
| I/O          | Input/Output                                 |
| IrDA         | Infrared Data Association                    |
| LSB          | Least Significant Bit                        |
| MSB          | Most Significant Bit                         |
| NC           | Non-Connect                                  |
| PLL          | Phase Locked Loop                            |
| PWM          | Pulse Width Modulation                       |
| SFR          | Special Function Register                    |
| SIM          | Subscriber Identity Module                   |
| UART         | Universal Asynchronous Receiver/Transmitter  |
| VCO          | Voltage Controlled Oscillator                |

All trademarks and registered trademarks are the property of their respective owners.

EMMA Mobile is registered trademark of Renesas Electronics Corporation in Japan, USA and other countries.

## Table of Contents

| 1. Overv  | iew                                                                               | 1  |
|-----------|-----------------------------------------------------------------------------------|----|
| 1.1 Fea   | atures                                                                            | 1  |
| 1.2 Blo   | ock Diagram                                                                       | 2  |
| 2. Regist | ers                                                                               | 3  |
| _         | gister List                                                                       |    |
|           | gister Details                                                                    |    |
| 2.2.1     | Control register (STI_CONTROL: 0000H)                                             |    |
| 2.2.2     | Timer compare register A (higher 16 bits) (STI_COMPA_H: 0010H)                    |    |
| 2.2.3     | Timer compare register A (lower 32 bits) (STI_COMPA_L: 0014H)                     |    |
| 2.2.4     | Timer compare register B (higher 16 bits) (STI_COMPB_H: 0018H)                    |    |
| 2.2.5     | Timer compare register B (lower 32 bits) (STI_COMPB_L: 001CH)                     |    |
| 2.2.6     | Synchronous timer count value register (higher 16 bits) (STI_COUNT_H: 0020H)      |    |
| 2.2.7     | Synchronous timer count value register (lower 32 bits) (STI_COUNT_L: 0024H)       |    |
| 2.2.8     | Asynchronous timer count value register (higher 16 bits) (STI_COUNT_RAW_H: 0028H) | 12 |
| 2.2.9     | Asynchronous timer count value register (lower 32 bits) (STI_COUNT_RAW_L: 002CH)  | 13 |
| 2.2.10    | Counter value set register (higher 16 bits) (STI_SET_H: 0030H)                    | 14 |
| 2.2.11    | Counter value set register (lower 32 bits) (STI_SET_L: 0034H)                     | 15 |
| 2.2.12    | Interrupt status register (STI_INTSTATUS: 0040H)                                  | 16 |
| 2.2.13    | Interrupt raw status register (STI_INTRAWSTATUS: 0044H)                           | 17 |
| 2.2.14    | Interrupt enable set register (STI_INTENSET: 0048H)                               | 18 |
| 2.2.15    | Interrupt enable clear register (STI_INTENCLR: 004CH)                             | 19 |
| 2.2.16    | Interrupt source clear register (STI_INTFFCLR: 0050H)                             | 20 |
| 3. Descri | iption of Functions                                                               | 21 |
|           | set Control                                                                       |    |
|           | ocks                                                                              |    |
| 3.2.1     | Clock supply when accessing registers                                             |    |
| 3.2.2     | Relationship between timer clock and bus clock                                    |    |
| 3.3 Tir   | ner Operation                                                                     | 24 |
| 3.3.1     | Specifying timer values                                                           |    |
| 3.3.2     | Timing of setting timer value                                                     | 25 |
| 3.4 Tir   | ner Comparison                                                                    |    |
| 3.5 Int   | errupt Signal Output                                                              | 28 |
| 3.6 Re    | ading the Timer Count Value                                                       | 30 |
| 3.6.1     | Count value synchronization mechanism (value read synchronously)                  | 30 |
| 3.6.2     | Higher/lower register data match guarantee mechanism                              | 33 |
| 3.6.3     | Asynchronous reading                                                              | 34 |



System Timer

R19UH0055EJ0300 Rev.3.00 May 31, 2011

### 1. Overview

EMMA Mobile EV2

STI is a unique system timer designed to provide system time over a long period. STI is a 48-bit counter that runs on a 32.768 kHz or 32 kHz timer clock.

Caution 32.768 kHz or 32 kHz can be selected by using an SMU register.

#### 1.1 Features

The main features of STI are as follows.

#### (1) Operating frequency 32 kHz

STI includes a counter that runs on a 32 kHz timer clock.

#### (2) 48-bit counter

When the timer runs on a 32 kHz timer clock, a count value will be displayed for approximately 272 years.

#### (3) Hardware-based bus clock synchronization

Software-based synchronization is not required when reading data.

#### (4) Two count value match detection interrupt registers (higher 16 bits and lower 32 bits)

Two count value match detection interrupt registers are available. These registers are used to generate an interrupt when the system counter value matches the specified value.

Interrupt sources can be masked and cleared individually.



System Timer 1. Overview

## 1.2 Block Diagram



Figure 1-1 Block Diagram

## 2. Registers

These registers are accessed via the APB bus, and can only be accessed in 32-bit units.

Do not access reserved registers. When a reserved register is read, the value 0000\_0000H is returned.

Do not write any value other than 0 to reserved bits in each register.

### 2.1 Register List

Base address: E018\_0000H

| Address           | Register Name                                            | Symbol           | R/W    | After Reset |
|-------------------|----------------------------------------------------------|------------------|--------|-------------|
| 0000H             | Control register                                         | STI_CONTROL      | R/W, W | 0000_0000H  |
| 0004H to<br>000CH | Reserved                                                 | _                | -      | _           |
| 0010H             | Timer compare register A (higher 16 bits)                | STI_COMPA_H      | R/W    | 0000_FFFFH  |
| 0014H             | Timer compare register A (lower 32 bits)                 | STI_COMPA_L      | R/W    | FFFF_FFFFH  |
| 0018H             | Timer compare register B (higher 16 bits)                | STI_COMPB_H      | R/W    | 0000_FFFFH  |
| 001CH             | Timer compare register B (lower 32 bits)                 | STI_COMPB_L      | R/W    | FFFF_FFFFH  |
| 0020H             | Synchronous timer count value register (higher 16 bits)  | STI_COUNT_H      | R      | 0000_0000H  |
| 0024H             | Synchronous timer count value register (lower 32 bits)   | STI_COUNT_L      | R      | 0000_0000H  |
| 0028H             | Asynchronous timer count value register (higher 16 bits) | STI_COUNT_RAW_H  | R      | 0000_0000H  |
| 002CH             | Asynchronous timer count value register (lower 32 bits)  | STI_COUNT_RAW_L  | R      | 0000_0000H  |
| 0030H             | Counter value set register (higher 16 bits)              | STI_SET_H        | R/W, W | 0000_0000H  |
| 0034H             | Counter value set register (lower 32 bits)               | STI_SET_L        | R/W    | 0000_0000H  |
| 0038H to<br>003CH | Reserved                                                 | -                | =      | _           |
| 0040H             | Interrupt status register                                | STI_INTSTATUS    | R      | 0000_0000H  |
| 0044H             | Interrupt raw status register                            | STI_INTRAWSTATUS | R      | 0000_0000H  |
| 0048H             | Interrupt enable set register                            | STI_INTENSET     | R/W    | 0000_0000H  |
| 004CH             | Interrupt enable clear register                          | STI_INTENCLR     | W      | 0000_0000H  |
| 0050H             | Interrupt source clear register                          | STI_INTFFCLR     | W      | 0000_0000H  |
| 0054H to<br>FFFCH | Reserved                                                 | -                | _      | -           |

### 2.2 Register Details

### 2.2.1 Control register (STI\_CONTROL: 0000H)

This register controls the STI module.

| 31 | 30        | 29 | 28   | 27    | 26 | 25 | 24 |  |  |  |
|----|-----------|----|------|-------|----|----|----|--|--|--|
|    | Reserved  |    |      |       |    |    |    |  |  |  |
|    |           |    |      |       |    |    | _  |  |  |  |
| 23 | 22        | 21 | 20   | 19    | 18 | 17 | 16 |  |  |  |
|    |           |    | Rese | erved |    |    |    |  |  |  |
|    |           |    |      |       |    |    |    |  |  |  |
| 15 | 14        | 13 | 12   | 11    | 10 | 9  | 8  |  |  |  |
|    |           |    | Rese | erved |    |    |    |  |  |  |
|    |           |    |      |       |    |    |    |  |  |  |
| 7  | 6         | 5  | 4    | 3     | 2  | 1  | 0  |  |  |  |
|    | Reserved  |    |      |       |    |    |    |  |  |  |
|    | 1.555.704 |    |      |       |    |    |    |  |  |  |

| Name         | R/W | Bit No. | After Reset | Description                                                                                                                     |
|--------------|-----|---------|-------------|---------------------------------------------------------------------------------------------------------------------------------|
| Reserved     | R   | 31:1    | 0000_0000H  | Reserved. If these bits are read, 0 is returned for each bit.                                                                   |
| STI_SYNC_OFF | W   | 0       | 0           | This bit releases the synchronization-stopped state of the synchronous timer count value register (STI_COUNT_H/L).  0: Ignored. |
|              |     |         |             | Release the synchronization-stopped state.  If this bit is read, 0 is returned.                                                 |

#### 2.2.2 Timer compare register A (higher 16 bits) (STI\_COMPA\_H: 0010H)

This register specifies the reference timer count value used to generate an interrupt when the system timer count value matches the reference value.

| 30                | 29       | 28             | 27                                 | 26                                                                                                                                    | 25                                                                               | 24                                                                                                                                                                           |  |  |  |
|-------------------|----------|----------------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Reserved          |          |                |                                    |                                                                                                                                       |                                                                                  |                                                                                                                                                                              |  |  |  |
|                   |          |                |                                    |                                                                                                                                       |                                                                                  |                                                                                                                                                                              |  |  |  |
| 22                | 21       | 20             | 19                                 | 18                                                                                                                                    | 17                                                                               | 16                                                                                                                                                                           |  |  |  |
| Reserved          |          |                |                                    |                                                                                                                                       |                                                                                  |                                                                                                                                                                              |  |  |  |
|                   |          |                |                                    |                                                                                                                                       |                                                                                  |                                                                                                                                                                              |  |  |  |
| 14                | 13       | 12             | 11                                 | 10                                                                                                                                    | 9                                                                                | 8                                                                                                                                                                            |  |  |  |
| STI_COMPA_H[15:8] |          |                |                                    |                                                                                                                                       |                                                                                  |                                                                                                                                                                              |  |  |  |
|                   |          |                |                                    |                                                                                                                                       |                                                                                  |                                                                                                                                                                              |  |  |  |
| 6                 | 5        | 4              | 3                                  | 2                                                                                                                                     | 1                                                                                | 0                                                                                                                                                                            |  |  |  |
| STI_COMPA_H[7:0]  |          |                |                                    |                                                                                                                                       |                                                                                  |                                                                                                                                                                              |  |  |  |
|                   | 22<br>14 | 22 21<br>14 13 | 22 21 20  Rese  14 13 12  STI_COME | Reserved       22     21     20     19       Reserved       14     13     12     11       STI_COMPA_H[15:8]       6     5     4     3 | Reserved  22 21 20 19 18  Reserved  14 13 12 11 10  STI_COMPA_H[15:8]  6 5 4 3 2 | Reserved       22     21     20     19     18     17       Reserved       14     13     12     11     10     9       STI_COMPA_H[15:8]       6     5     4     3     2     1 |  |  |  |

| Name              | R/W | Bit No. | After Reset | Description                                                                    |
|-------------------|-----|---------|-------------|--------------------------------------------------------------------------------|
| Reserved          | R   | 31:16   | 0000H       | Reserved. If these bits are read, 0 is returned for each bit.                  |
| STI_COMPA_H[15:0] | R/W | 15:0    | FFFFH       | These bits specify the value to be compared with the system timer count value. |
|                   |     |         |             | If these bits are read, the specified value is returned.                       |

#### (1) Procedure for setting up timer compare register A/B

When setting up a timer compare register, be sure to follow the procedure below so as not to generate unnecessary interrupts. If an interrupt has occurred, clear the interrupt first.

- (a) Mask issuance of interrupt requests by using the interrupt enable clear register.
- (b) Set the timer compare register.
- (c) Clear the interrupt source by using the interrupt source clear register.
- (d) Enable issuance of interrupt requests by using the interrupt enable set register.

#### Timer compare register A (lower 32 bits) (STI\_COMPA\_L: 0014H) 2.2.3

This register specifies the reference timer count value used to generate an interrupt when the system timer count value matches the reference value.

| 31 | 30                 | 29 | 28      | 27         | 26 | 25 | 24 |  |  |  |
|----|--------------------|----|---------|------------|----|----|----|--|--|--|
|    | STI_COMPA_L[31:24] |    |         |            |    |    |    |  |  |  |
|    |                    |    |         |            |    |    |    |  |  |  |
| 23 | 22                 | 21 | 20      | 19         | 18 | 17 | 16 |  |  |  |
|    | STI_COMPA_L[23:16] |    |         |            |    |    |    |  |  |  |
|    |                    |    |         |            |    |    |    |  |  |  |
| 15 | 14                 | 13 | 12      | 11         | 10 | 9  | 8  |  |  |  |
|    |                    |    | STI_COM | PA_L[15:8] |    |    |    |  |  |  |
|    |                    |    |         |            |    |    |    |  |  |  |
| 7  | 6                  | 5  | 4       | 3          | 2  | 1  | 0  |  |  |  |
|    | STI_COMPA_L[7:0]   |    |         |            |    |    |    |  |  |  |
|    |                    |    |         |            |    |    |    |  |  |  |

| system timer |
|--------------|
| 5)           |

#### Timer compare register B (higher 16 bits) (STI\_COMPB\_H: 0018H) 2.2.4

This register specifies the reference timer count value used to generate an interrupt when the system timer count value matches the reference value.

| 30       | 29       | 28             | 27                                               | 26                                                              | 25                                                                               | 24                                                                                                                                                                                                                   |  |  |  |  |  |  |
|----------|----------|----------------|--------------------------------------------------|-----------------------------------------------------------------|----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Reserved |          |                |                                                  |                                                                 |                                                                                  |                                                                                                                                                                                                                      |  |  |  |  |  |  |
|          |          |                |                                                  |                                                                 |                                                                                  |                                                                                                                                                                                                                      |  |  |  |  |  |  |
| 22       | 21       | 20             | 19                                               | 18                                                              | 17                                                                               | 16                                                                                                                                                                                                                   |  |  |  |  |  |  |
| Reserved |          |                |                                                  |                                                                 |                                                                                  |                                                                                                                                                                                                                      |  |  |  |  |  |  |
|          |          |                |                                                  |                                                                 |                                                                                  |                                                                                                                                                                                                                      |  |  |  |  |  |  |
| 14       | 13       | 12             | 11                                               | 10                                                              | 9                                                                                | 8                                                                                                                                                                                                                    |  |  |  |  |  |  |
|          |          | STI_COMI       | PB_H[15:8]                                       |                                                                 |                                                                                  |                                                                                                                                                                                                                      |  |  |  |  |  |  |
|          |          |                |                                                  |                                                                 |                                                                                  |                                                                                                                                                                                                                      |  |  |  |  |  |  |
| 6        | 5        | 4              | 3                                                | 2                                                               | 1                                                                                | 0                                                                                                                                                                                                                    |  |  |  |  |  |  |
|          |          | STI_COM        | PB_H[7:0]                                        |                                                                 |                                                                                  |                                                                                                                                                                                                                      |  |  |  |  |  |  |
|          | 22<br>14 | 22 21<br>14 13 | Reserved  22 21 20  Reserved  14 13 12  STI_COMI | Reserved  22 21 20 19  Reserved  14 13 12 11  STI_COMPB_H[15:8] | Reserved  22 21 20 19 18  Reserved  14 13 12 11 10  STI_COMPB_H[15:8]  6 5 4 3 2 | Reserved         22       21       20       19       18       17         Reserved         14       13       12       11       10       9         STI_COMPB_H[15:8]         6       5       4       3       2       1 |  |  |  |  |  |  |

| Name        | R/W | Bit No. | After Reset | Description                                                                    |  |  |  |
|-------------|-----|---------|-------------|--------------------------------------------------------------------------------|--|--|--|
| Reserved    | R   | 31:16   | 0000H       | Reserved. If these bits are read, 0 is returned for each bit.                  |  |  |  |
| STI_COMPB_H | R/W | 15:0    | FFFFH       | These bits specify the value to be compared with the system timer count value. |  |  |  |
|             |     |         |             | If these bits are read, the specified value is returned.                       |  |  |  |

#### Timer compare register B (lower 32 bits) (STI\_COMPB\_L: 001CH) 2.2.5

This register specifies the reference timer count value used to generate an interrupt when the system timer count value matches the reference value.

| 31 | 30                 | 29 | 28       | 27          | 26 | 25 | 24 |  |  |  |  |  |  |
|----|--------------------|----|----------|-------------|----|----|----|--|--|--|--|--|--|
|    | STI_COMPB_L[31:24] |    |          |             |    |    |    |  |  |  |  |  |  |
|    |                    |    |          |             |    |    |    |  |  |  |  |  |  |
| 23 | 22                 | 21 | 20       | 19          | 18 | 17 | 16 |  |  |  |  |  |  |
|    |                    |    | STI_COMF | PB_L[23:16] |    |    |    |  |  |  |  |  |  |
|    |                    |    |          |             |    |    |    |  |  |  |  |  |  |
| 15 | 14                 | 13 | 12       | 11          | 10 | 9  | 8  |  |  |  |  |  |  |
|    |                    |    | STI_COMI | PB_L[15:8]  |    |    |    |  |  |  |  |  |  |
|    |                    |    |          |             |    |    |    |  |  |  |  |  |  |
| 7  | 6                  | 5  | 4        | 3           | 2  | 1  | 0  |  |  |  |  |  |  |
|    |                    |    | STI_COM  | IPB_L[7:0]  |    |    |    |  |  |  |  |  |  |

| Name        | R/W | Bit No. | After Reset | Description                                                                    |
|-------------|-----|---------|-------------|--------------------------------------------------------------------------------|
| STI_COMPB_L | R/W | 31:0    | FFFF_FFFFH  | These bits specify the value to be compared with the system timer count value. |
|             |     |         |             | If these bits are read, the specified value is returned.                       |

#### 2.2.6 Synchronous timer count value register (higher 16 bits) (STI\_COUNT\_H: 0020H)

This register is used to read the system timer count value synchronously.

| 31               | 30       | 29       | 28      | 27         | 26 | 25 | 24 |  |  |  |  |
|------------------|----------|----------|---------|------------|----|----|----|--|--|--|--|
| STI_REG_<br>SYNC |          | Reserved |         |            |    |    |    |  |  |  |  |
| 23               | 22       | 21       | 20      | 19         | 18 | 17 | 16 |  |  |  |  |
|                  | Reserved |          |         |            |    |    |    |  |  |  |  |
|                  |          |          |         |            |    |    |    |  |  |  |  |
| 15               | 14       | 13       | 12      | 11         | 10 | 9  | 8  |  |  |  |  |
|                  |          |          | STI_COU | NT_H[15:8] |    |    |    |  |  |  |  |
|                  |          |          |         |            |    |    |    |  |  |  |  |
| 7                | 6        | 5        | 4       | 3          | 2  | 1  | 0  |  |  |  |  |
|                  |          |          | STI_COU | NT_H[7:0]  |    |    |    |  |  |  |  |

| Name         | R/W | Bit No. | After Reset | Description                                                                                                                                  |  |  |  |
|--------------|-----|---------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| STI_REG_SYNC | R   | 31      | 0           | 0: Indicates that the values read from the STI_COUNT_H/L registers are not synchronized with the STI count values.                           |  |  |  |
|              |     |         |             | Indicates that the values read from the STI_COUNT_H/L     registers are synchronized with the STI count values. Writing this bit is ignored. |  |  |  |
| Reserved     | R   | 30:16   | 0000H       | Reserved. If these bits are read, 0 is returned for each bit. Writing these bits is ignored.                                                 |  |  |  |
| STI_COUNT_H  | R   | 15:0    | 0000H       | The STI count value synchronized with the bus clock is read from these bits. Writing these bits is ignored.                                  |  |  |  |

#### (1) Match of time at which data is read

To read the 48-bit counter value via the 32-bit bus, the bus access must be separated into two clock cycles and the counter must be read in two steps: from the STI\_COUNT\_H register and then from the STI\_COUNT\_L register.

The following mechanism has been implemented to guarantee that the count time between the read data matches:

If the STI\_COUNT\_H bits of the STI\_COUNT\_H register are read, updating the STI\_COUNT\_H and STI\_COUNT\_L register values is suspended until the STI\_COUNT\_L bits of the STI\_COUNT\_L register have been read. Consequently, by reading the higher and lower bits in that order, count values of the same time are guaranteed to be read as long as the STI\_COUNT\_H register is read and then the STI\_COUNT\_L register is read.

If the STI\_COUNT\_H bits are read successively, the same data as the first read data is read out. The time is guaranteed to match the STI\_COUNT\_H bit data for the first data subsequently read from the STI\_COUNT\_L bits.

If the STI\_COUNT\_L bits are read successively, the count value is updated continually. If data is read from the STI\_COUNT\_L bits and then the STI\_COUNT\_H bits, the time is not guaranteed to match between the data read from both sides.

#### (2) Read operation after bus clock supply is stopped and then resumed

If the bus clock stops, the read data is not updated, because the mechanism that synchronizes the counter operating on the timer clock with the bus clock also stops.

When clock supply resumes, the counter synchronizes with the clock within one timer clock cycle.

#### (3) Reading the synchronous timer count value

Reading the synchronous timer count value via the PMU is prohibited when the bus clock speed is low (32 kHz). The correct value cannot be read, even if attempted.

If the low-speed bus clock is used, read the count value from the PMU by using the asynchronous timer count value register.

#### Synchronous timer count value register (lower 32 bits) (STI\_COUNT\_L: 0024H) 2.2.7

This register is used to read the system timer count value synchronously.

| 31 | 30                 | 29 | 28       | 27          | 26 | 25 | 24 |  |  |  |  |  |  |
|----|--------------------|----|----------|-------------|----|----|----|--|--|--|--|--|--|
|    | STI_COUNT_L[31:24] |    |          |             |    |    |    |  |  |  |  |  |  |
|    |                    |    |          |             |    |    |    |  |  |  |  |  |  |
| 23 | 22                 | 21 | 20       | 19          | 18 | 17 | 16 |  |  |  |  |  |  |
|    |                    |    | STI_COUN | IT_L[23:16] |    |    |    |  |  |  |  |  |  |
|    |                    |    |          |             |    |    |    |  |  |  |  |  |  |
| 15 | 14                 | 13 | 12       | 11          | 10 | 9  | 8  |  |  |  |  |  |  |
|    |                    |    | STI_COU  | NT_L[15:8]  |    |    |    |  |  |  |  |  |  |
|    |                    |    |          |             |    |    |    |  |  |  |  |  |  |
| 7  | 6                  | 5  | 4        | 3           | 2  | 1  | 0  |  |  |  |  |  |  |
|    |                    |    | STI_COU  | NT_L[7:0]   |    |    |    |  |  |  |  |  |  |

| Name        | R/W | Bit No. | After Reset | Description                                       |               |  |  |
|-------------|-----|---------|-------------|---------------------------------------------------|---------------|--|--|
| STI_COUNT_L | R   | 31:0    | 0000_0000H  | These bits return the system timer count value. W | /riting these |  |  |

#### 2.2.8 Asynchronous timer count value register (higher 16 bits) (STI\_COUNT\_RAW\_H: 0028H)

This register is used to read the system timer count value asynchronously.

| 31 | 30       | 29 | 28         | 27          | 26 | 25 | 24 |  |  |  |  |  |
|----|----------|----|------------|-------------|----|----|----|--|--|--|--|--|
|    | Reserved |    |            |             |    |    |    |  |  |  |  |  |
|    |          |    |            |             |    |    |    |  |  |  |  |  |
| 23 | 22       | 21 | 20         | 19          | 18 | 17 | 16 |  |  |  |  |  |
|    | Reserved |    |            |             |    |    |    |  |  |  |  |  |
|    |          |    |            |             |    |    |    |  |  |  |  |  |
| 15 | 14       | 13 | 12         | 11          | 10 | 9  | 8  |  |  |  |  |  |
|    |          |    | STI_COUNT_ | RAW_H[15:8] |    |    |    |  |  |  |  |  |
|    |          |    |            |             |    |    |    |  |  |  |  |  |
| 7  | 6        | 5  | 4          | 3           | 2  | 1  | 0  |  |  |  |  |  |
|    |          |    | STI_COUNT_ | _RAW_H[7:0] |    |    |    |  |  |  |  |  |

| Name             | R/W | Bit No. | After Reset | Description                                                                                   |  |  |  |
|------------------|-----|---------|-------------|-----------------------------------------------------------------------------------------------|--|--|--|
| Reserved         | R   | 31:16   | 0000H       | Reserved. If these bits are read, 0 is returned for each bit.  Writing these bits is ignored. |  |  |  |
| STI_COUNT_RAW _H | R   | 15:0    | 0000H       | These bits return the system timer count value. Writing these bits is ignored.                |  |  |  |

The counter value can usually be read without synchronization by software, by reading a synchronous timer count value register.

When the bus clock supply stops and then resumes, the system must be programmed to wait for up to one timer clock cycle until the counter synchronizes with the bus clock.

If this wait time might cause problems, read the asynchronous timer count register value using the following procedure to eliminate the need to wait for synchronization:

Count value read order

- (1)  $H1 \leftarrow STI\_COUNT\_RAW\_H$
- (2) L1  $\leftarrow$  STI\_COUNT\_RAW\_L
- (3) H2 ← STI\_COUNT\_RAW\_H
- (4)  $L2 \leftarrow STI\_COUNT\_RAW\_L$
- (5) If both H1 and H2, L1 and L2 match, H1 and L1 are used as the count value and read processing ends. If they do not match, repeat the procedure from (1).

### 2.2.9 Asynchronous timer count value register (lower 32 bits) (STI\_COUNT\_RAW\_L: 002CH)

This register is used to read the system timer count value asynchronously.

| 31 | 30 | 29 | 28          | 27            | 26 | 25 | 24 |
|----|----|----|-------------|---------------|----|----|----|
|    |    |    | STI_COUNT_F | RAW _L[31:24] |    |    |    |
|    |    |    |             |               |    |    |    |
| 23 | 22 | 21 | 20          | 19            | 18 | 17 | 16 |
|    |    |    | STI_COUNT_F | RAW _L[23:16] |    |    |    |
|    |    |    |             |               |    |    |    |
| 15 | 14 | 13 | 12          | 11            | 10 | 9  | 8  |
|    |    |    | STI_COUNT_  | RAW _L[15:8]  |    |    |    |
|    |    |    |             |               |    |    |    |
| 7  | 6  | 5  | 4           | 3             | 2  | 1  | 0  |
|    |    |    | STI_COUNT_  | _RAW _L[7:0]  |    |    |    |

| Name             | R/W | Bit No. | After Reset | Description                                                                       |
|------------------|-----|---------|-------------|-----------------------------------------------------------------------------------|
| STI_COUNT_RAW _L | R   | 31:0    | 0000_0000H  | These bits return the system timer count value. Writing to these bits is ignored. |

#### 2.2.10 Counter value set register (higher 16 bits) (STI\_SET\_H: 0030H)

This register specifies the initial values for the system timer.

| 31               | 30               | 29 | 28       | 27        | 26 | 25 | 24 |  |  |  |
|------------------|------------------|----|----------|-----------|----|----|----|--|--|--|
| STI_SET_<br>IMME | STI_SET_<br>SYNC |    | Reserved |           |    |    |    |  |  |  |
| 23               | 22               | 21 | 20       | 19        | 18 | 17 | 16 |  |  |  |
|                  | Reserved         |    |          |           |    |    |    |  |  |  |
|                  |                  |    |          |           |    |    |    |  |  |  |
| 15               | 14               | 13 | 12       | 11        | 10 | 9  | 8  |  |  |  |
|                  |                  |    | STI_SE   | Γ_H[15:8] |    |    |    |  |  |  |
|                  |                  |    |          |           |    |    |    |  |  |  |
| 7                | 6                | 5  | 4        | 3         | 2  | 1  | 0  |  |  |  |
|                  | STI_SET_H[7:0]   |    |          |           |    |    |    |  |  |  |

| Name         | R/W | Bit No. | After Reset | Description                                                                                                                                      |  |  |  |
|--------------|-----|---------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| STI_SET_IMME | W   | 31      | -           | 0: Ignored.                                                                                                                                      |  |  |  |
|              |     |         |             | Specify the STI_SET_H[15:0] bit values to the counter without waiting for the STI_SET_L register to be set.  If this bit is read, 0 is returned. |  |  |  |
| STI_SET_SYNC | R/W | 30      | 0           | Do not set the value of this register to the counter when the STI_SET_L register is written.                                                     |  |  |  |
|              |     |         |             | Specify the value of this register to the counter when the STI_SET_L register is written.                                                        |  |  |  |
| Reserved     | _   | 29:16   | 0000H       | Reserved. If these bits are read, 0 is returned for each bit.                                                                                    |  |  |  |
| STI_SET_H    | R/W | 15:0    | 0000H       | These bits specify the initial values to be set to the system timer.                                                                             |  |  |  |
|              |     |         |             | If these bits are read, the specified value is returned.                                                                                         |  |  |  |

Because the 48-bit timer counter is initialized in two steps—writing to a higher register and a lower register as a pair—the following mechanism is implemented so as to prevent mismatch in the timing at which the higher and lower registers are written.

#### (1) Immediate setting mode

If the STI\_SET\_IMME bit of this register is set to 1, the values set to the STI\_SET\_H bits are set to the system timer, regardless of the STI\_SET\_SYNC bit setting.

#### (2) Synchronous setting mode

If the lower bits of the counter value set register (STI\_SET\_L) are written while the STI\_SET\_SYNC bit of this register is set to 1, the values set to the higher bits (STI\_SET\_H) are also set to the system timer at the same time, in synchronization with the 32 kHz timer clock.

To synchronize the counter value with the 32 kHz timer clock, the setting of values to the counter is delayed for one timer clock cycle, and reading values from the timer is also delayed for one timer clock cycle. Consequently, the set value is applied to the read data after two timer clock cycles.

### 2.2.11 Counter value set register (lower 32 bits) (STI\_SET\_L: 0034H)

This register specifies the initial values for the system timer.

| 31 | 30 | 29 | 28      | 27        | 26 | 25 | 24 |
|----|----|----|---------|-----------|----|----|----|
|    |    |    | STI_SET | _L[31:24] |    |    |    |
|    |    |    |         |           |    |    |    |
| 23 | 22 | 21 | 20      | 19        | 18 | 17 | 16 |
|    |    |    | STI_SET | _L[23:16] |    |    |    |
|    |    |    |         |           |    |    |    |
| 15 | 14 | 13 | 12      | 11        | 10 | 9  | 8  |
|    |    |    | STI_SET | _L[15:8]  |    |    |    |
|    |    |    |         |           |    |    |    |
| 7  | 6  | 5  | 4       | 3         | 2  | 1  | 0  |
|    |    |    | STI_SE  | T _L[7:0] |    |    |    |

| Name      | R/W | Bit No. | After Reset | Description                                                          |
|-----------|-----|---------|-------------|----------------------------------------------------------------------|
| STI_SET_L | R/W | 31:0    | 0000_0000H  | These bits specify the initial values to be set to the system timer. |
|           |     |         |             | If these bits are read, the specified value is returned.             |

### 2.2.12 Interrupt status register (STI\_INTSTATUS: 0040H)

This is a read-only register that indicates the status of interrupt sources.

The status of the interrupt sources enabled by using the interrupt enable set register (STI\_INTENSET: 48H) can be read from this register.

| 31 | 30       | 29   | 28    | 27    | 26 | 25    | 24    |  |  |  |
|----|----------|------|-------|-------|----|-------|-------|--|--|--|
|    | Reserved |      |       |       |    |       |       |  |  |  |
|    |          |      |       |       |    |       |       |  |  |  |
| 23 | 22       | 21   | 20    | 19    | 18 | 17    | 16    |  |  |  |
|    | Reserved |      |       |       |    |       |       |  |  |  |
|    |          |      |       |       |    |       |       |  |  |  |
| 15 | 14       | 13   | 12    | 11    | 10 | 9     | 8     |  |  |  |
|    |          |      | Rese  | erved |    |       |       |  |  |  |
|    |          |      |       |       |    |       |       |  |  |  |
| 7  | 6        | 5    | 4     | 3     | 2  | 1     | 0     |  |  |  |
|    |          | Rese | erved |       |    | СОМРВ | COMPA |  |  |  |

| Name     | R/W | Bit No. | After Reset | Description                                                                             |
|----------|-----|---------|-------------|-----------------------------------------------------------------------------------------|
| Reserved | R   | 31:2    | 0000_0000H  | Reserved. If these bits are read, 0 is returned for each bit.                           |
| СОМРВ    | R   | 1       | 0           | This bit indicates the status of the count match interrupt of timer compare register B. |
|          |     |         |             | 0: No interrupt                                                                         |
|          |     |         |             | 1: Interrupt occurred.                                                                  |
| COMPA    | R   | 0       | 0           | This bit indicates the status of the count match interrupt of timer compare register A. |
|          |     |         |             | 0: No interrupt                                                                         |
|          |     |         |             | 1: Interrupt occurred.                                                                  |

#### 2.2.13 Interrupt raw status register (STI\_INTRAWSTATUS: 0044H)

This is a read-only register that indicates the status of interrupt sources.

The bits corresponding to the interrupt sources are set regardless of the settings of the interrupt enable set register (STI\_INTENSET: 48H) and the interrupt enable clear register (STI\_INTENCLR: 4CH).

| 31 | 30       | 29   | 28   | 27    | 26 | 25       | 24       |  |  |  |
|----|----------|------|------|-------|----|----------|----------|--|--|--|
|    | Reserved |      |      |       |    |          |          |  |  |  |
|    |          |      |      |       |    |          |          |  |  |  |
| 23 | 22       | 21   | 20   | 19    | 18 | 17       | 16       |  |  |  |
|    | Reserved |      |      |       |    |          |          |  |  |  |
|    |          |      |      |       |    |          |          |  |  |  |
| 15 | 14       | 13   | 12   | 11    | 10 | 9        | 8        |  |  |  |
|    |          |      | Rese | erved |    |          |          |  |  |  |
|    |          |      |      |       |    |          |          |  |  |  |
| 7  | 6        | 5    | 4    | 3     | 2  | 1        | 0        |  |  |  |
|    | ·        | Rese | rved |       |    | COMPBRAW | COMPARAW |  |  |  |

| Name     | R/W | Bit No. | After Reset | Description                                                                    |
|----------|-----|---------|-------------|--------------------------------------------------------------------------------|
| Reserved | R   | 31:2    | 0000_0000H  | Reserved. If these bits are read, 0 is returned for each bit.                  |
| COMPBRAW | R   | 1       | 0           | Indicates the status of the count match interrupt of timer compare register B. |
|          |     |         |             | 0: No interrupt                                                                |
|          |     |         |             | 1: Interrupt occurred.                                                         |
| COMPARAW | R   | 0       | 0           | Indicates the status of the count match interrupt of timer compare register A. |
|          |     |         |             | 0: No source                                                                   |
|          |     |         |             | 1: Interrupt occurred.                                                         |

#### 2.2.14 Interrupt enable set register (STI\_INTENSET: 0048H)

This register specifies whether to enable issuance of interrupt requests.

Only the data of the bits to which 1 is written is updated.

If the bit corresponding to an interrupt source is set to 1 in this register, the interrupt source is enabled, the relevant interrupt request is issued, and the corresponding bit of the interrupt status register (STI\_INTSTATUS: 40H) is set to 1. If no bits are set in this register, no interrupt requests are issued even if the interrupt source is enabled, but the corresponding bit of the interrupt raw status register is set to 1.

| 31 | 30       | 29   | 28    | 27    | 26 | 25      | 24      |  |  |
|----|----------|------|-------|-------|----|---------|---------|--|--|
|    |          |      | Rese  | erved |    |         |         |  |  |
|    |          |      |       |       |    |         |         |  |  |
| 23 | 22       | 21   | 20    | 19    | 18 | 17      | 16      |  |  |
|    | Reserved |      |       |       |    |         |         |  |  |
|    |          |      |       |       |    |         |         |  |  |
| 15 | 14       | 13   | 12    | 11    | 10 | 9       | 8       |  |  |
|    |          |      | Rese  | erved |    |         |         |  |  |
|    |          |      |       |       |    |         |         |  |  |
| 7  | 6        | 5    | 4     | 3     | 2  | 1       | 0       |  |  |
|    |          | Rese | erved |       |    | COMPBEN | COMPAEN |  |  |

| Name     | R/W | Bit No. | After Reset | Description                                                                                                      |
|----------|-----|---------|-------------|------------------------------------------------------------------------------------------------------------------|
| Reserved | R   | 31:2    | 0000_0000H  | Reserved. If these bits are read, 0 is returned for each bit.                                                    |
| COMPBEN  | R   | 1       | 0           | This bit indicates whether issuance of the count match interrupt request of timer compare register B is enabled. |
|          |     |         |             | 0: Not enabled                                                                                                   |
|          |     |         |             | 1: Enabled                                                                                                       |
|          | W   | 1       | -           | This bit enables issuance of the count match interrupt request of the timer compare register.                    |
|          |     |         |             | 0: Ignored                                                                                                       |
|          |     |         |             | 1: Unmask the interrupt.                                                                                         |
| COMPAEN  | R   | 0       | 0           | This bit indicates whether issuance of the count match interrupt request of timer compare register A is enabled. |
|          |     |         |             | 0: Not enabled                                                                                                   |
|          |     |         |             | 1: Enabled                                                                                                       |
|          | W   | 0       | -           | This bit enables issuance of the count match interrupt request of timer compare register A.                      |
|          |     |         |             | 0: Ignored                                                                                                       |
|          |     |         |             | 1: Unmask the interrupt.                                                                                         |

#### 2.2.15 Interrupt enable clear register (STI\_INTENCLR: 004CH)

This is a write-only register that masks issuance of interrupt requests.

Only the data of the bits to which 1 is written is updated.

If the bit corresponding to an interrupt source in this register is set to 1, no interrupt requests are issued even if the interrupt source occurs. The status of the corresponding bit in the interrupt status register also remains unchanged.

If no bits are set in this register, an interrupt request is issued and the corresponding bit of the interrupt status register is set to 1 when the interrupt source is enabled.

| 31 | 30       | 29   | 28    | 27    | 26 | 25        | 24        |  |  |  |
|----|----------|------|-------|-------|----|-----------|-----------|--|--|--|
|    | Reserved |      |       |       |    |           |           |  |  |  |
|    |          |      |       |       |    |           |           |  |  |  |
| 23 | 22       | 21   | 20    | 19    | 18 | 17        | 16        |  |  |  |
|    | Reserved |      |       |       |    |           |           |  |  |  |
|    |          |      |       |       |    |           |           |  |  |  |
| 15 | 14       | 13   | 12    | 11    | 10 | 9         | 8         |  |  |  |
|    |          |      | Rese  | erved |    |           |           |  |  |  |
|    |          |      |       |       |    |           |           |  |  |  |
| 7  | 6        | 5    | 4     | 3     | 2  | 1         | 0         |  |  |  |
|    |          | Rese | erved |       |    | COMPBMASK | COMPAMASK |  |  |  |

| Name      | R/W | Bit No. | After Reset | Description                                                                                               |  |
|-----------|-----|---------|-------------|-----------------------------------------------------------------------------------------------------------|--|
| Reserved  | -   | 31:2    | 0000_0000H  | Reserved. If these bits are read, 0 is returned for each bit.                                             |  |
| COMPBMASK | W   | 1       | 0           | This bit disables issuance of the count match interrupt request of timer compare register B.  0: Ignored. |  |
|           |     |         |             | 1: Mask the interrupt.                                                                                    |  |
| COMPAMASK | W   | 0       | 0           | This bit disables issuance of the count match interrupt request of timer compare register A.              |  |
|           |     |         |             | 0: Ignored.                                                                                               |  |
|           |     |         |             | 1: Mask the interrupt.                                                                                    |  |

#### Interrupt source clear register (STI\_INTFFCLR: 0050H) 2.2.16

This is a write-only register that clears the interrupt sources.

Only the data of the bits to which 1 is written is updated.

Setting the bit corresponding to an interrupt source to 1 clears the interrupt source.

| 31       | 30       | 29 | 28 | 27 | 26       | 25       | 24 |  |
|----------|----------|----|----|----|----------|----------|----|--|
| Reserved |          |    |    |    |          |          |    |  |
|          |          |    |    |    |          |          |    |  |
| 23       | 22       | 21 | 20 | 19 | 18       | 17       | 16 |  |
|          | Reserved |    |    |    |          |          |    |  |
|          |          |    |    |    |          |          |    |  |
| 15       | 14       | 13 | 12 | 11 | 10       | 9        | 8  |  |
|          | Reserved |    |    |    |          |          |    |  |
|          |          |    |    |    |          |          |    |  |
| 7        | 6        | 5  | 4  | 3  | 2        | 1        | 0  |  |
| Reserved |          |    |    |    | COMPBCLR | COMPACLR |    |  |

| Name     | R/W | Bit No. | After Reset | Description                                                                                                                        |  |
|----------|-----|---------|-------------|------------------------------------------------------------------------------------------------------------------------------------|--|
| Reserved | -   | 31:2    | 0000_0000H  | Reserved. If these bits are read, 0 is returned for each bit.                                                                      |  |
| COMPBCLR | W   | 1       | 0           | This bit clears the count match interrupt request source of timer compare register B.  0: Ignored.  1: Clear the interrupt source. |  |
| COMPACLR | W   | 0       | 0           | This bit clears the count match interrupt request source of timer compare register A.  0: Ignored.  1: Clear the interrupt source. |  |

## 3. Description of Functions

#### 3.1 Reset Control

- All the system timer module registers use a synchronous reset.
- To reset all registers while the power is on, the APB bus clock and 32 kHz timer clock must be supplied from the SMU during the power-on reset period.
- To execute a reset by setting a reset register in the SMU, clock supply must be enabled by setting a clock control register in the SMU.
- When an SMU reset register is set, the count value is reset to 0H and counting stops.
- The count value does not change even if the reset state is entered while supply of the 32 kHz timer clock is stopped.
- If the timer value is specified within the first 32 kHz timer clock cycle after reset ends, the specified value is not applied to the timer (but it is applied to the register).

Assert the reset signal for at least three bus clock cycles, or for at least four 32 kHz timer clock cycles.

Figure 3-1. Reset Signal Timing



An example of when a reset is not executed successfully



#### 3.2 Clocks

- The STI module runs on the APB bus clock supplied to the APB controller and the timer clock supplied to the timer block.
  - Supply of these clocks can be enabled and stopped by setting a clock control register in the SMU.
- If supply of the timer clock is stopped by setting a clock control register in the SMU, counting stops. The count value at this time is the value just before the timer clock was stopped.
- Supply of the APB bus clock can be automatically enabled and stopped by performing control using the APB bridge and SMU.
- In the STI module, the timer clock must be supplied for at least four cycles near the rising and falling edges to allow the data of each clock to synchronize.
  - The relationship between the clocks must be established in the SMU.

#### 3.2.1 Clock supply when accessing registers

When the bus clock is controlled automatically, be sure to input the clock for at least the number of cycles shown in the figure below.

Figure 3-2. Clock Supply Timing When Bus Clock Is Controlled Automatically



#### 3.2.2 Relationship between timer clock and bus clock

Ensure that the timer clock and bus clock are supplied for at least the number of cycles shown in the figure below to allow the data of each clock to synchronize.



Figure 3-3. Relationship Between Timer Clock and Bus Clock

#### 3.3 Timer Operation

If reset ends while the 32 kHz timer clock is being supplied from the SMU, the STI module starts counting from 0H. STI module counting cannot be controlled other than by enabling and stopping clock supply, and executing a reset via the SMU.

If clock supply from the SMU stops, the counter stops at the value immediately before the clock stopped.

When clock supply from the SMU resumes, the counter starts counting from that value.

After reset ends, the timer counts from 0H to FFFF\_FFFFH in free-running mode, and returns to 0H when the value reaches FFFF\_FFFFFFH.

If a timer value is specified, the timer counts from the specified value to FFFF\_FFFFH. When the value reaches FFFF\_FFFFFFH, the count does not return to the specified value but to 0H.



Figure 3-4. Timer Operation Transition



#### 3.3.1 Specifying timer values

Two modes are available for specifying the timer value: immediate setting mode and synchronous setting mode. To specify the timer value, specify the initial counter value for the system timer.

| STI_SE       | T_H: 30H     | Operation                                                                                                                                                                            | Remark                                       |
|--------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|
| Bit 31       | Bit 30       |                                                                                                                                                                                      |                                              |
| STI_SET_IMME | STI_SET_SYNC |                                                                                                                                                                                      |                                              |
| 1            | – (Ignored)  | The values specified to the STI_SET_H register are set to the timer immediately.  A total of the current value + 1 is set to the STI_SET_L register (that is, nothing is performed). | Immediate setting of higher bits             |
| 0            | 0            | If values are written to the STI_SET_L register, the specified values are set to the timer, but the values of the STI_SET_H register are not set to the timer.                       | Immediate setting of lower bits              |
| 0            | 1            | If values are written to the STI_SET_L register, the values set to the STI_SET_L register and the values set to the STI_SET_H register are set to the timer at the same time.        | Synchronous setting of higher and lower bits |

Table 3-1. Specifying Timer Values

#### 3.3.2 Timing of setting timer value

Data updating is triggered by the falling edge of the timer clock.

The timer value is applied to the timer one timer clock cycle after setting the value to allow for synchronization with the 32 kHz timer clock.



Figure 3-5. Timing of Setting Timer Value <1>

Figure 3-6. Timing of Setting Timer Value <2>

When the register is accessed again before the value is applied to the timer. (The access interval is less than 32 kHz and does not cover a 32 kHz timer clock falling edge.) <1>



Figure 3-7. Timing of Setting Timer Value <3>

When the register is accessed again before the value is applied to the timer. (The access interval is less than 32 kHz but covers a 32 kHz timer clock falling edge.) <2>



#### Cautions on setting the timer value

If the timer value is set immediately after a reset ends, there is an interval of two 32 kHz timer clock cycles in which the set value is not applied to the timer. See the figure below for details.



Figure 3-8. Timing at Which Set Value Is Not Applied to Timer

is not applied.

### 3.4 Timer Comparison

An interrupt occurs if the STI count value matches the value set to the timer compare register.

The interrupt source statuses are retained in the interrupt raw status register.

The interrupt raw status register is cleared by writing 1 to the interrupt clear register.

Because the timer compare register has two systems (A and B), two values can be specified at the same time.

Two systems of interrupts (A and B) have individual status registers, so masking and clearing of interrupts can also be specified individually.

Timer comparison is performed and a match is detected in synchronization with the timer clock so that the timer compare interrupt can be issued even while the APB bus clock is stopped. This essentially means that the timer compare registers must be updated in synchronization with the timer clock. However, because the timer compare register is updated at the falling edge of the timer clock, the timer compare registers can also be controlled by the APB bus clock (without synchronizing with the timer clock).

APB bus

APB bus

Comparison data

1NT

32.768 kHz

clock

48-bit binary counter

Figure 3-9. Count Match Detection

The interrupt source register must run on the timer clock to enable it to issue interrupts and hold the sources even when the bus clock is stopped.

#### 3.5 Interrupt Signal Output

The interrupt output pin (STI\_INT) outputs a signal that is the result of ORing interrupt source A and interrupt source B.



Figure 3-10. Interrupt Output

The timing at which interrupts are output is shown below.



Figure 3-11. Interrupt Output Timing

The timing at which interrupts are cleared is shown below.



Figure 3-12. Interrupt Clearance Timing

#### Cautions on reading the timer count value immediately after an interrupt signal is output

If the timer count value is read (synchronously) immediately after an interrupt signal is output, a value that is one less than the value set to the timer compare register will be read because the falling edge of the timer clock is synchronized with the APB bus clock.

If the timer count value is read at least half a system clock cycle after the interrupt signal is output, the same value as the value set to the timer compare register will be read.

If the timer count value is read asynchronously, the same value as the value set to the timer compare register will be read. See the figure below for details.



Figure 3-13. Timer Count Value That Is Read

Caution Interrupt signals are not output in synchronization with the bus clock.

#### 3.6 Reading the Timer Count Value

To simplify reading the count value via the APB bus, the STI module provides the two mechanisms below for reading the timer count value. Values can also be read synchronously or asynchronously.

- <1> Count value synchronization mechanism
- <2> Higher/lower register data match guarantee mechanism

#### 3.6.1 Count value synchronization mechanism (value read synchronously)

With this mechanism, the APB bus clock and timer clock are synchronized, allowing the count value to be read via the APB bus in a single operation.

The system timer value is stored in the bus clock synchronization register at the reverse phase (the falling edge of the timer clock) to the phase at which the system timer is updated (which is the rising edge of the timer clock), enabling the value to be read via the APB bus in synchronization with the clock. The timing at which the timer value is stored in the register is generated by synchronizing the falling edge of the timer clock with the APB bus clock.

In power save mode (Sleep mode), if the APB bus clock is stopped, the above synchronization mechanism will also stop. This means that the count value before the power save mode was entered will be read immediately after the system returns to normal operation. In order to read the correct count value, it is therefore necessary to wait for up to one timer clock cycle after the system returns to normal operation from power save mode.

The higher 16 bits of the synchronous timer count value register (STI\_COUNT\_H: 20H) has a status bit (STI\_REG\_SYNC) that indicates whether the correct count value was set after the system returned from power save mode.

The system references the STI\_PCLK\_EN signal that indicates whether the APB bus clock is being supplied from the SMU. If the APB bus clock is stopped, the STI\_REG\_SYNC bit is cleared, and if the APB bus clock is being supplied, the STI\_REG\_SYNC bit is set when the count value is synchronized.

Diagrams showing the timing of these operations when auto clock control is on and off are shown below.

Figure 3-14. When Auto Clock Control Is On



Normal mode SCLK (32K) STI\_PCLK STI\_PCLK\_EN STI\_REG\_SYNC bit Mode transitions from Normal to 32K, and back to Normal <1> SCLK (32K) STI\_PCLK STI\_PCLK\_EN STI\_REG\_SYNC bit Normal 32K mode Normal Mode transitions from Normal to 32K, and back to Normal <2> SCLK (32K) STI PCLK STI\_PCLK\_EN STI\_REG\_SYNC bit Normal 32K mode Normal Mode transitions from Normal to 32K, and back to Normal <3> SCLK (32K) STI\_PCLK STI\_PCLK\_EN STI\_REG\_SYNC bit 32K mode Normal Normal

Figure 3-15. When Auto Clock Control Is Off

The correct count value can be obtained by making the software wait for the STI\_REG\_SYNC bit to be set after the system returns from power save (sleep) mode.

The STI\_REG\_SYNC bit is controlled based on the APB bus clock, but if the APB bus clock is stopped before the STI\_PCLK\_EN signal from the SMU enters the clock-stopped status, the STI\_REG\_SYNC bit will not be cleared correctly. The STI\_REG\_SYNC bit has therefore been designed to be reset asynchronously; that is, the timing does not have to be adjusted to match the SMU.

#### 3.6.2 Higher/lower register data match guarantee mechanism

To read the 48-bit counter value via the 32-bit bus, bus access must be separated into two clock cycles. Because a time lag occurs between the two accesses, the timer continues to increment between the first and second access. As a result, values read from a higher register and a lower register might be inconsistent. To avoid this problem, a higher/lower register data match guarantee mechanism has been implemented. This mechanism stops synchronization of the count value between when the count value is set to the STI\_COUNT\_H register and when the count value is set to the STI\_COUNT\_L register. As a result, the count value set to the STI\_COUNT\_L register at the time the STI\_COUNT\_H register is read can be read, regardless of the timing at which the STI\_COUNT\_L register is read.

Synchronization can be stopped by reading the STI\_COUNT\_L register or by setting the STI\_SYNC\_OFF bit of the control register (STI\_CONTROL: 00H).

If the STI\_COUNT\_H register is read successively, the STI\_COUNT\_L register is not updated from the second and subsequent reads.

If only the STI\_COUNT\_L register is read, the latest synchronized count value is read because synchronization is not stopped.



Figure 3-16. Timer Count Synchronous Read Operation

#### **Asynchronous reading** 3.6.3

The value of the asynchronous timer count value register is read asynchronously to the APB bus clock.

| REVISION HISTORY EMMA Mobile EV2 User's Manual: System Timer |
|--------------------------------------------------------------|
|--------------------------------------------------------------|

| Rev. | Date         | Description |                                              |  |
|------|--------------|-------------|----------------------------------------------|--|
|      |              | Page        | Summary                                      |  |
| 1.00 | Jan 29, 2010 | _           | 1 <sup>st</sup> revision release             |  |
| 2.00 | Jun 7, 2010  | _           | Incremental update from comments to the 1.0. |  |
| 3.00 | May 31, 2011 | _           | Incremental update from comments to the 2.0. |  |

EMMA Mobile EV2 User's Manual: System Timer

Publication Date: Rev.1.00 Jan 29, 2010

Rev.3.00 May 31, 2011

Published by: Renesas Electronics Corporation



#### **SALES OFFICES**

Renesas Electronics Corporation

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information.

Renesas Electronics America Inc. 2880 Scott Boulevard Santa Clara, CA 95050-2554, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130

Renesas Electronics Canada Limited 1101 Nicholson Road, Newmarket, Ontario L3Y 9C3, Canada Tel: +1-905-898-5441, Fax: +1-905-898-3220

Renesas Electronics Europe Limited
Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K
Tel: +44-1628-585-100, Fax: +44-1628-585-900

Renesas Electronics Europe GmbH

Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-65030, Fax: +49-211-6503-1327

Renesas Electronics (China) Co., Ltd.
7th Floor, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100083, P.R.China Tel: +86-10-8235-1155, Fax: +86-10-8235-7679

Renesas Electronics (Shanghai) Co., Ltd.
Unit 204, 205, AZIA Center, No.1233 Lujiazui Ring Rd., Pudong District, Shanghai 200120, China Tel: +86-21-5877-1818, Fax: +86-21-6887-7858 / -7898

Renesas Electronics Hong Kong Limited
Unit 1601-1613, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tel: +852-2886-9318, Fax: +852 2886-9022/9044

Renesas Electronics Taiwan Co., Ltd. 7F, No. 363 Fu Shing North Road Taipei, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670

Renesas Electronics Singapore Pte. Ltd.
1 harbourFront Avenue, #06-10, keppel Bay Tower, Singapore 098632 Tel: +65-6213-0200, Fax: +65-6278-8001

Renesas Electronics Malaysia Sdn.Bhd.
Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: +60-3-7955-9390, Fax: +60-3-7955-9510

Renesas Electronics Korea Co., Ltd.
11F., Samik Lavied' or Bldg., 720-2 Yeoksam-Dong, Kangnam-Ku, Seoul 135-080, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141

## System Timer

EMMA Mobile EV2

